| Master of Computer Science |           |  |  |  |  |
|----------------------------|-----------|--|--|--|--|
| 2024/25/1                  |           |  |  |  |  |
|                            |           |  |  |  |  |
|                            | 2024/25/1 |  |  |  |  |

| Course synopsis                    | This course focuses on advanced topics in the design and analysis of computer architectures. Topics covered include instruction set design, pipelining, instruction- level parallelism, high-speed memory systems, storage systems, interconnection networks, and multiprocessor architectures. Students will have an opportunity to perform research in these and other areas in the field of computer architecture. An undergraduate course in computer architecture (or equivalent) is the prerequisite |        |             |                 |  |  |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------|--|--|--|
| Course coordinator (if applicable) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |             |                 |  |  |  |
|                                    | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Office | Contact no. | E-mail          |  |  |  |
|                                    | A.P. Dr. Mohd Shahizan Othman                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N28A   | 0127363269  | shahizan@utm.my |  |  |  |
| Course lecturer(s)                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |             |                 |  |  |  |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |             |                 |  |  |  |

Mapping of the Course Learning Outcomes (CLO) to the Programme Learning Outcomes (PLO), Teaching & Learning (T&L) methods and Assessment methods:

| No.  | CLO                                                                                                             | PLO<br>(Code)   | *Taxonomies<br>and<br>**generic skills | T&L<br>methods                            | ***Assessment<br>methods |
|------|-----------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------|-------------------------------------------|--------------------------|
| CLO1 | Differentiate the organizational paradigms that determine the capabilities and performance of computer systems; | PLO1<br>[P1,A2] | C2                                     | Lecture,<br>active<br>learning            | T, Asg                   |
| CLO2 | Analyze the interactions between the computer's architecture and its software;                                  | PO1<br>[P2,A2]  | C3                                     | Project-<br>based<br>learning             | T, F, PR                 |
| CLO3 | Ability to apply the advanced design features on modern processors that boost the performance;                  | PO2<br>[P2,A2]  | С3                                     | Lecture,<br>Project-<br>based<br>learning | T, Asg, F                |
| CLO4 | Design and analyze a simple high-performance computer architecture;                                             | PO2<br>[P2,A2]  | C3                                     | Lecture,<br>active<br>learning            | Asg, F                   |

# Refer

\*Taxonomies of Learning and

\*\*UTM's Graduate Attributes, where applicable for measurement of outcomes achievement

| Prepared by: | Certified by: |
|--------------|---------------|
| Name:        | Name:         |
|              |               |
| Signature:   | Signature:    |
| Date:        | Date:         |

| Faculty:      | Computing                                 | Page:                                                         | 2 of 4 |  |  |
|---------------|-------------------------------------------|---------------------------------------------------------------|--------|--|--|
| Program name: | Master of Computer Science                |                                                               |        |  |  |
| Course code:  | MCSS2313                                  | 2024/25/1                                                     |        |  |  |
| Course name:  | Advanced Computer System and Architecture | Pre/co requisite<br>(course name and<br>code, if applicable): |        |  |  |
| Credit hours: | 3                                         |                                                               |        |  |  |

\*\*\*T - Test; Q - Quiz; HW - Homework; Asg - Assignment; PR - Project; Pr - Presentation; F -Final Exam etc. **Details on Innovative T&L practices:** Type No. Implementation 1 Active Conducted through in-class activities learning 2. Project-Conducted through design assignments. Students in an individual projects that based require advanced computer system and architecture solutions involving the design. learning Compliance to the design specifications need to be given in the form of written reports. Weekly Schedule: Week **Chapter 1: Fundamental of Quantitative Design and Analysis** Classes of Computers, Defining Computer Architecture, Trends in Technology, Trends in Power and Energy in Integrated Circuits, Trends in Cost, Dependability Week 2 **Benchmark** Desktop Benchmarks, Server Benchmarks, Putting It All Together: Performance, Price and Power Week **Chapter 2. Memory Hierarchy Design** 3 Basic of Memory Hierarchy, Memory Technology and Optimizations, Reducing Power Consumption in SDRAMs Week **Reducing Power Consumption in SDRAMs** Chapter 3: Instruction-Level Parallelism and Its Exploitation Week 5 Data Dependences, Name Dependences, Data Hazards, Branch-Target Buffers, Integrated Instruction Fetch Units, Speculation Support: Register Renaming Versus Reorder Buffers, Speculation Support: Register Renaming Versus Reorder Buffers, The Challenge of More Issues Per Clock **Instruction-Level Parallelism and Its Exploitation** Week 6 Speculating Through Multiple Branches, Speculation and The Challenge of Energy Efficiency, Performance of A53 Pipeline The Intel Core i7, Performance of i7 Week Chapter 4: Data-Level Parallelism in Vector, SIMD, and GPU Architecture 7 Vector Architecture, SIMD Instruction Set Extensions For Multimedia, Graphics Processing Units, NVIDIA GPU Computational Structures, NVIDIA GPU Instruction Set Architecture, NVIDIA GPU Memory Structure

| Prepared by: | Certified by: |
|--------------|---------------|
| Name:        | Name:         |
|              |               |
| Signature:   | Signature:    |
| Date:        | Date:         |

| Faculty:      | Computing                                                                                       | Page:                 | 3 of 4 |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------|-----------------------|--------|--|--|--|
| Program name: | Master of Computer Science                                                                      |                       |        |  |  |  |
| Course code:  | MCSS2313                                                                                        | 2024/25/1             |        |  |  |  |
| Course name:  | Advanced Computer System and Architecture  Session/Semester:  Pre/co requisite (course name and |                       |        |  |  |  |
| Credit hours: | 3                                                                                               | code, if applicable): |        |  |  |  |

| Week<br>8 | Mid-Semester Break                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Week      | Chapter 5: Thread-Level Parallelism                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| 9         | Multiprocessor Architecture, Centralized Shared Memory Architecture, Performance of Symmetric Shared-Memory Multiprocessors                                                                                                    |  |  |  |  |  |  |  |  |
| Week      | Thread-Level Parallelism - Multi-core Processor                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 10        | Multicore-Based Processor on Multiprogrammed Workload                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Week      | Chapter 6: Warehouse Scale Computers to Exploit Request-Level and Data Level Parallelism                                                                                                                                       |  |  |  |  |  |  |  |  |
| 11        | Warehouse-Scale Computer Programming models and workload, Warehouse-Scale Computer Architecture, Warehouse-Scale Computer Memory Hierarchy, Warehouse-Scale Computer Efficiency and Cost, Cloud Computing, Amazon Web Services |  |  |  |  |  |  |  |  |
| Week      | Warehouse Scale Computers Putting it All Together                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 12        | Google Warehouse-Scale Computer                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| Week      | Chapter 7: Domain Specific Architecture                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| 13        | Google Tensor Processing Unit, an Interference Data Centre Accelerator                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Week      | Microsoft Catapult and Intel Crest                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 14        | Microsoft Catapult, a Flexible Data Centre Accelerator, Intel Crest, a Data Centre Accelerator For Training                                                                                                                    |  |  |  |  |  |  |  |  |
| Week      | Pixel Visual Core                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 15        | Pixel Visual Core, A Personal Mobile Device Image Processing Unit, Pixel Visual Core Software, Pixel Visual Core Architecture Philosophy                                                                                       |  |  |  |  |  |  |  |  |

# Transferable skills (generic skills learned in course of study which can be useful and utilised in other settings):

Team working
Written communication

Student learning time (SLT) details:

| Distribution of student Learning Time (SLT) Course content outline |    | l Learnin<br>o Face) | P O |    | Teaching and Le<br>Guided Learning<br>Non-Face to Face | arning Activities Independent Learning Non-Face to face | TOTAL<br>SLT |
|--------------------------------------------------------------------|----|----------------------|-----|----|--------------------------------------------------------|---------------------------------------------------------|--------------|
| CLO                                                                | L  | Т                    | Р   | 0  |                                                        |                                                         |              |
| CLO 1                                                              | 8h |                      |     | 2h | 2h                                                     | 21h                                                     | 33h          |
| CLO 2                                                              | 8h |                      |     | 3h | 3h                                                     | 21h                                                     | 35h          |

| Prepared by: | Certified by: |
|--------------|---------------|
| Name:        | Name:         |
|              |               |
| Signature:   | Signature:    |
| Date:        | Date:         |

| Faculty:      | Computing                                                                                       | Page:                 | 4 of 4 |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------|-----------------------|--------|--|--|--|
| Program name: | Master of Computer Science                                                                      |                       |        |  |  |  |
| Course code:  | MCSS2313                                                                                        | 2024/25/1             |        |  |  |  |
| Course name:  | Advanced Computer System and Architecture  Session/Semester:  Pre/co requisite (course name and |                       |        |  |  |  |
| Credit hours: | 3                                                                                               | code, if applicable): |        |  |  |  |

|      | CLO 3 8h              |            | 2h  | 2h |      | 11h      |      | 23h      |          |
|------|-----------------------|------------|-----|----|------|----------|------|----------|----------|
|      | CLO 4 8h              |            | 3h  | 2h |      | 10h      |      | 23h      |          |
| 1    | Total SLT 32h         |            | 10h | 91 | 1    | 63h      |      | 114h     |          |
| Con  | Continuous Assessment |            | PI  | -0 | Perc | entage T |      | otal SLT |          |
| 1    | Quiz                  |            |     |    |      |          | 5    |          | 30m      |
| 2    | Assignment            | t <b>1</b> |     |    |      |          | 5    |          | 1h       |
| 3    | Assignment 2          |            |     |    |      | 5        |      | 1h       |          |
| 4    | Assignment 3          |            |     |    |      | 5        |      | 1h       |          |
| 5    | Individual F          | roject 1   |     |    |      |          | 15   | As       | in CLO 2 |
|      |                       |            |     |    |      |          |      | (7       | 7h30m)   |
| 6    | Individual F          | roject 2   |     |    |      |          | 15 A |          | in CLO2  |
|      |                       |            |     |    |      |          |      | 7h30m)   |          |
| Fina | Final Assessment      |            |     |    | Perc | entage   | Te   | otal SLT |          |
| 1    | 1 Final Examination   |            |     |    |      | 50       |      | h 30m    |          |
| Gra  | Grand Total           |            |     |    |      |          | 100  |          | 120h     |

L: Lecture, T: Tutorial, P: Practical, O: Others

Special requirement to deliver the course (e.g. software, nursery, computer lab, simulation room):

## **Learning resources:**

#### Text book (if applicable)

John Hennessy, David Patterson, Computer Architecture 6<sup>th</sup> Edition, Morgan Kaufmann, 2017.

# Academic honesty and plagiarism: (Below is just a sample)

Assignments are individual tasks and NOT group activities (UNLESS EXPLICITLY INDICATED AS GROUP ACTIVITIES)

Copying of work (texts, simulation results etc.) from other students/groups or from other sources is not allowed. Brief quotations are allowed and then only if indicated as such. Existing texts should be reformulated with your own words used to explain what you have read. It is not acceptable to retype existing texts and just acknowledge the source as a reference. Be warned: students who submit copied work will obtain a mark of **zero** for the assignment and disciplinary steps may be taken by the Faculty. It is also unacceptable to do somebody else's work, to lend your work to them or to make your work available to them to copy.

## Other additional information (Course policy, any specific instruction etc.):

\_

## Disclaimer:

All teaching and learning materials associated with this course are for personal use only. The materials are intended for educational purposes only. Reproduction of the materials in any form for any purposes other than what it is intended for is prohibited.

While every effort has been made to ensure the accuracy of the information supplied herein, Universiti Teknologi Malaysia cannot be held responsible for any errors or omissions.

| Prepared by: | Certified by: |
|--------------|---------------|
| Name:        | Name:         |
|              |               |
| Signature:   | Signature:    |
| Date:        | Date:         |